| Q        |                                                                                                               | M   |
|----------|---------------------------------------------------------------------------------------------------------------|-----|
| 1        | 8085 microprocessor is called 8-bit microprocessor because                                                    | (1) |
| 1        | a. The address bus is of 8-bits                                                                               | (1) |
|          | b. The data bus is of 8 bits                                                                                  |     |
|          | c. It has 8 control signals                                                                                   |     |
|          | d. It operates in 8 modes                                                                                     |     |
| 2        | The control of data bus buffer in 8255 is done by                                                             | (1) |
| -        | a. control word register                                                                                      | (1) |
|          | b. read/write control logic                                                                                   |     |
|          | c. data bus                                                                                                   |     |
|          | d. ALE                                                                                                        |     |
| 3        | The port that is used for the generation of handshake lines in mode 1 or mode 2 is                            | (1) |
|          | a. port A                                                                                                     | (1) |
|          | b. port B                                                                                                     |     |
|          | c. port C Lower                                                                                               |     |
|          | d. port C Upper                                                                                               |     |
| 4        | In BSR mode of 8255, only port C can be used to                                                               | (1) |
| l        | a. set individual ports                                                                                       | (1) |
|          | b. reset individual ports                                                                                     |     |
|          | c. set and reset individual ports                                                                             |     |
|          | d. programmable I/O ports                                                                                     |     |
| 5        | Which of the following instruction is not valid?                                                              | (1) |
|          | a. MOV AX, BX                                                                                                 | (1) |
|          | b. MOV DS, 5000H                                                                                              |     |
|          | c. MOV AX, 5000H                                                                                              |     |
|          | d. PUSH AX                                                                                                    |     |
| 6        | The instructions that are used for reading an input port and writing an output port respectively are          | (1) |
| 0        | a. MOV, XCHG                                                                                                  | (1) |
|          | b. MOV, IN                                                                                                    |     |
|          | c. IN, MOV                                                                                                    |     |
|          | d. IN, OUT                                                                                                    |     |
| 7        | The instruction that loads effective address formed by destination operand into the specified source register | (1) |
| <b>'</b> | is                                                                                                            | (1) |
|          | a. LEA                                                                                                        |     |
|          | b. LDS                                                                                                        |     |
|          | c. LES                                                                                                        |     |
|          | d. LAHF                                                                                                       |     |
| 8        | This instruction is used for adding the carry                                                                 | (1) |
| 0        | a. ADDC                                                                                                       | (1) |
|          | b. ADD                                                                                                        |     |
|          | c. ADC                                                                                                        |     |
|          | d. ADD & ADC                                                                                                  |     |
| 9        | he instruction, {MOV AX, 16-bit data} belongs to the address mode                                             | (1) |
| 9        |                                                                                                               | (1) |
|          | <ul><li>a) register</li><li>b) direct</li></ul>                                                               |     |
|          | c) immediate                                                                                                  |     |
|          | d) register relative                                                                                          |     |
| 10       | The instruction that subtracts 1 from the contents of the specified register/memory location is               | (1) |
| 10       | a) INC                                                                                                        | (1) |
|          | b) SUBB                                                                                                       |     |
|          | c) SUB                                                                                                        |     |
|          |                                                                                                               |     |
| 1 1      | d) DEC  The instruction CMP to common service and destination engaged it newforms.                            | (1) |
| 11       | The instruction, CMP to compare source and destination operands it performs                                   | (1) |
|          | a) addition                                                                                                   |     |
|          | b) subtraction                                                                                                |     |
|          | c) division                                                                                                   |     |
|          | d) multiplication                                                                                             |     |

| 12 | In the RCL instruction, the contents of the destination operand undergo function as                                | (1) |
|----|--------------------------------------------------------------------------------------------------------------------|-----|
|    | a) carry flag is pushed into LSB & MSB is pushed into the carry flag                                               |     |
|    | b) carry flag is pushed into MSB & LSB is pushed into the carry flag                                               |     |
|    | c) auxiliary flag is pushed into LSB & MSB is pushed into the carry flag                                           |     |
|    | d) parity flag is pushed into MSB & LSB is pushed into the carry flag                                              |     |
| 13 | The instructions that are used to call a subroutine from the main program and return to the main program           | (1) |
|    | after execution of called function are                                                                             |     |
|    | a) CALL, IRET                                                                                                      |     |
|    | b) JMP, IRET                                                                                                       |     |
|    | c) CALL, RET                                                                                                       |     |
|    | d) JMP, RET                                                                                                        |     |
| 14 | Which assembler directive is used to direct the assembler to reserve words                                         | (1) |
|    | a. DB                                                                                                              |     |
|    | b. DD                                                                                                              |     |
|    | c. DW                                                                                                              |     |
|    | d. DT                                                                                                              |     |
| 15 | The number of instructions actually executed by the microprocessor depends on the                                  | (1) |
|    | a) stack                                                                                                           |     |
|    | b) loop count                                                                                                      |     |
|    | c) program counter                                                                                                 |     |
|    | d) time duration                                                                                                   |     |
| 16 | Example of an external interrupt is                                                                                | (1) |
|    | a) divide by zero interrupt                                                                                        |     |
|    | b) keyboard interrupt                                                                                              |     |
|    | c) overflow interrupt                                                                                              |     |
|    | d) type2 interrupt                                                                                                 |     |
| 17 | The operation that can be performed on control word register is                                                    | (1) |
|    | a) read operation                                                                                                  |     |
|    | b) write operation                                                                                                 |     |
|    | c) Move operation                                                                                                  |     |
|    | d) copy operation                                                                                                  |     |
| 18 | In timer 8253 If BCD=0, then the operation is                                                                      | (1) |
|    | a) decimal count                                                                                                   |     |
|    | b) hexadecimal count                                                                                               |     |
|    | c) binary count                                                                                                    |     |
|    | d) BCD count                                                                                                       |     |
| 19 | The register that stores all the interrupt requests in it in order to serve them one by one on a priority basis is | (1) |
|    | a) Interrupt Request Register                                                                                      |     |
|    | b) In-Service Register                                                                                             |     |
|    | c) Priority resolver                                                                                               |     |
|    | d) Interrupt Mask Register                                                                                         |     |
| 20 | When non-specific EOI command is issued to 8259A it will automatically                                             | (1) |
|    | a) set the ISR                                                                                                     |     |
|    | b) reset the ISR                                                                                                   |     |
|    | c) set the INTR                                                                                                    |     |
|    | d) reset the INTR                                                                                                  |     |
| 21 | In 8257 (DMA), each of the four channels has                                                                       | (1) |
|    | a) a pair of two 8-bit registers                                                                                   |     |
|    | b) a pair of two 16-bit registers                                                                                  |     |
|    | c) one 16-bit register                                                                                             |     |
|    | d) one 8-bit register                                                                                              |     |
| 22 | After connecting 8257, The pin that requests the access of the system bus is                                       | (1) |
|    | a) HLDA                                                                                                            |     |
|    | b) HRQ                                                                                                             |     |
|    | c) ADSTB                                                                                                           |     |
|    | d) None of the mentioned                                                                                           |     |
| 23 | Identify the instruction set for: IN AX, 0028 H                                                                    | (1) |
|    |                                                                                                                    | (*/ |

|    | a. Data Transfer Instruction                                                                                   |     |
|----|----------------------------------------------------------------------------------------------------------------|-----|
|    | b. Bit Manipulation Instruction                                                                                |     |
|    | c. Program Execution Transfer Instruction                                                                      |     |
|    | d. String Instruction                                                                                          |     |
| 24 | What does this instruction do? lea SI,ARR                                                                      | (1) |
|    | a. load starting address of ARR in SI                                                                          |     |
|    | b. Copy data from ARR to SI                                                                                    |     |
|    | c. Load effective address for SI to variable ARR                                                               |     |
|    | d. Load SI data in ARR                                                                                         |     |
| 25 | While performing INC instruction, which flag is not affected?                                                  | (1) |
|    | a. AF                                                                                                          |     |
|    | b. OF                                                                                                          |     |
|    | c. PF                                                                                                          |     |
|    | d. CF                                                                                                          |     |
| 26 | instruction gives two's complement                                                                             | (1) |
|    | a. NEG                                                                                                         |     |
|    | b. CMP                                                                                                         |     |
|    | c. CPL                                                                                                         |     |
|    | d. SUB                                                                                                         |     |
| 27 | Which of the following is a prefix instruction?                                                                | (1) |
|    | a. MOVSB                                                                                                       |     |
|    | b. REP                                                                                                         |     |
|    | c. RET                                                                                                         |     |
|    | d. MOV                                                                                                         |     |
| 28 | How many ICWs are available in single 8259?                                                                    | (1) |
|    | a. 1                                                                                                           | (-) |
|    | b. 2                                                                                                           |     |
|    | c. 4                                                                                                           |     |
|    | d. 8                                                                                                           |     |
| 29 | Which address lines from microprocessor are directly connected to 8255?                                        | (1) |
| 2) | a) A1                                                                                                          | (1) |
|    | b) A0, A1                                                                                                      |     |
|    | c) A1, A2                                                                                                      |     |
|    | d) A0 to A7                                                                                                    |     |
| 30 | If this line is a logical 0, the microprocessor can read and write to the 8255                                 | (1) |
| 30 | a. WR                                                                                                          | (1) |
|    | b. RD                                                                                                          |     |
|    | c. CS                                                                                                          |     |
|    | d. RESET                                                                                                       |     |
| 31 | In the timer 8254, if In control word format, if RL1=1, RL0=1 then the operation performed is                  | (2) |
| 51 | a) read/load least significant byte only                                                                       | (2) |
|    | b) read/load most significant byte only                                                                        |     |
|    | c) read/load LSB first and then MSB                                                                            |     |
|    | d) read/load MSB first and then LSB                                                                            |     |
| 32 | If more than one channel of 8257 requests service simultaneously, the transfer will occur as                   | (2) |
| 34 | a) multi transfer                                                                                              | (2) |
|    | b) simultaneous transfer                                                                                       |     |
|    | c) burst transfer                                                                                              |     |
|    | d) none of the mentioned                                                                                       |     |
| 22 | ,                                                                                                              | (2) |
| 33 | In 8086 is the queue is to be emptied, what should be the status of QS1, QS0 bits a. $QS1 = 0$ , $QS0 = 0$     | (2) |
|    |                                                                                                                |     |
|    | b. $QS1 = 0$ , $QS0 = 1$                                                                                       |     |
|    | c. $QS1 = 1, QS0 = 0$                                                                                          |     |
| 24 | d. QS1 = 1, QS0 = 1  If 10 address lines are selected for more winterfeeing, how much more artistic interfeed? | (2) |
| 34 | If 19 address lines are selected for memory interfacing, how much memory is interfaced?                        | (2) |
|    | a. 128kb                                                                                                       |     |
|    | b. 1Mb                                                                                                         |     |

|    | c. 256kb                                                                                               |     |
|----|--------------------------------------------------------------------------------------------------------|-----|
|    | d. 512kb                                                                                               |     |
| 35 | 8254 is operating in counter 0 which loads LSB firs and then MSB using Mode 3 with BCD count. What     | (2) |
|    | data is to be loaded in CWR?                                                                           |     |
|    | a. 36H                                                                                                 |     |
|    | b. 37H                                                                                                 |     |
|    | c. 44H                                                                                                 |     |
|    | d. 73H                                                                                                 |     |
| 36 | How many address lines are required to interface a EPROM of 4kb                                        | (2) |
|    | a. 10                                                                                                  |     |
|    | b. 11                                                                                                  |     |
|    | c. 12                                                                                                  |     |
|    | d. 13                                                                                                  |     |
| 37 | If the value of flag register is 00C0h, which of the flags are set?                                    | (2) |
|    | a. Sign flag and zero flag                                                                             |     |
|    | b. Trap flag and sign flag                                                                             |     |
|    | c. Interrupt flag and zero flag                                                                        |     |
|    | d. Carry flag and sign flag                                                                            |     |
| 38 | For the following code, which flags are affected                                                       | (2) |
|    | MOV AL, ABh                                                                                            |     |
|    | MOV BL, 12h                                                                                            |     |
|    | ADD AL,BL                                                                                              |     |
|    |                                                                                                        |     |
|    | a. DF                                                                                                  |     |
|    | b. ZF                                                                                                  |     |
|    | c. PF                                                                                                  |     |
|    | d. SF                                                                                                  |     |
| 39 | 1. For type 8 vector, what is the starting address of the address                                      | (2) |
|    | a. 0020h                                                                                               |     |
|    | b. 0032h                                                                                               |     |
|    | c. 0012h                                                                                               |     |
|    | d. 0016h                                                                                               |     |
|    | d. 001011                                                                                              |     |
| 40 | If the Code segment and IP register holds the data 1024h and 1A33h respectively. What is the effective | (2) |
| .0 | address?                                                                                               | (2) |
|    | a. 11C73h                                                                                              |     |
|    | b. 1B354h                                                                                              |     |
|    | c. 2A57h                                                                                               |     |
|    | d. 2A570h                                                                                              |     |
|    | u. ZAJIVII                                                                                             |     |